首页> 外文会议>Conference on microelectronics: Design, technology, and packaging >Sub-5.5 FO4 Delay CMOS 64-bit Domino/Threshold Logic Adder Design
【24h】

Sub-5.5 FO4 Delay CMOS 64-bit Domino/Threshold Logic Adder Design

机译:SUB-5.5 FO4延迟CMOS 64位Domino /阈值逻辑加法器设计

获取原文

摘要

This paper presents the design of a CMOS 64-bit adder using threshold logic gates based on Logical Effort (LE) transistor level delay estimation. The adder is a hybrid design, consisting of domino logic and the recently proposed Charge Recycling Threshold Logic (CRTL). The delay evaluation is based LE modeling of the delay of the domino and CRTL gates. From the initial estimations, the 8-bit sparse carry look-ahead/carry-select scheme has a delay of less than 5.5 FO4 (fan-out-of-four inverter delay), which is more than 1 F04 delay faster than any previously published domino design.
机译:本文使用基于逻辑工作(LE)晶体管电平延迟估计来介绍使用阈值逻辑门的CMOS 64位加法器的设计。加法器是混合设计,包括Domino逻辑和最近提出的充电回收阈值逻辑(CRTL)。延迟评估是基于Domino和CRTL门的延迟的LE建模。从初始估计,8位稀疏携带展开/携带选择方案的延迟小于5.5 fo4(四个粉丝超出四个逆变器延迟),比以前更快地延迟超过1 f04延迟发布的Domino设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号