首页> 外文会议>Great lakes symposium on VLSI >A Low-offset High-speed Double-tail Dual-rail Dynamic Latched Comparator
【24h】

A Low-offset High-speed Double-tail Dual-rail Dynamic Latched Comparator

机译:低偏移高速双尾双轨动态锁存器

获取原文

摘要

This paper presents a new dynamic latched comparator which shows lower input-referred latch offset voltage and higher load drivability than the conventional dynamic latched comparators. With two additional inverters inserted between the input- and output-stage of the conventional double-tail dynamic comparator, the gain preceding the regenerative latch stage was improved and the complementary version of the output-latch stage, which has bigger output drive current capability at the same area, was implemented. As a result, the circuit shows up to 25% less input-referred latch offset voltage and 44% less sensitivity of the delay versus the input voltage difference (delay/log(△V_(in))), which is about 17.2ps/decade, than the conventional double-tail latched comparator at approximately the same area and power consumption.
机译:本文介绍了一种新的动态锁存比较器,显示了比传统的动态锁存器比较器更低的输入引用的锁存器偏移电压和更高的负载驱动性。在传统双尾动态比较器的输入和输出级之间插入两个附加逆变器,再生闩锁级的增益得到改善,输出闩锁级的互补版本,其具有更大的输出驱动电流能力相同的区域是实施的。结果,电路显示出较小的输入引用锁存偏移电压较少的25%较少,延迟与输入电压差相比的44%较小的灵敏度(延迟/对数(△v_(in)))约为17.2ps /十年,比传统的双尾锁定比较器大致相同的区域和功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号