首页> 外国专利> Area-efficient, high-speed, dynamic-circuit-based sensing scheme for dual-rail SRAM memories

Area-efficient, high-speed, dynamic-circuit-based sensing scheme for dual-rail SRAM memories

机译:适用于双轨SRAM存储器的面积有效,高速,基于动态电路的传感方案

摘要

In one embodiment, a self-timed, dual-rail SRAM includes a self-timing circuit having a logic gate that is powered by voltage VDD and configured to receive a fire-sense-amplifier timing signal and to produce a VDD-domain sense-amplifier-enable signal SOELV. The self-timing circuit includes an inverting level-shifter having complementary N-type and P-type transistors connected in series between voltage VDDA and ground. The N-type transistor's gate is connected to signal SOELV, and both transistors' drain terminals are connected together to produce output signal SOEHVB. The inverting level-shifter also includes two series-connected P-type transistors connected (i) between supply voltage VDDA and the output and (ii) in parallel with the first P-type (pull-up) transistor. An inverter is connected between the output node and the control terminal of one of the series transistors, and the other series-transistor's gate is connected to signal SOELV. Thus, the series transistors provide a rapid latching and latch-breaking function.
机译:在一个实施例中,一种自定时双轨SRAM包括一个具有逻辑门的自定时电路,该逻辑门由电压VDD供电,并配置为接收火警放大器定时信号并产生VDD域检测信号。放大器使能信号SOELV。自定时电路包括反相电平转换器,该反相电平转换器具有串联连接在电压VDDA和地之间的互补的N型和P型晶体管。 N型晶体管的栅极连接到信号SOELV,两个晶体管的漏极端子连接在一起以产生输出信号SOEHVB。反相电平移位器还包括两个串联连接的P型晶体管,(i)在电源电压VDDA和输出之间以及(ii)与第一P型(上拉)晶体管并联。反相器连接在串联晶体管之一的输出节点和控制端子之间,另一个串联晶体管的栅极连接到信号SOELV。因此,串联晶体管提供快速的锁存和锁存断开功能。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号