首页> 外文会议>20th great lakes symposium on VLSI 2010 (GLSVLSI 2010) >A Low-offset High-speed Double-tail Dual-rail Dynamic Latched Comparator
【24h】

A Low-offset High-speed Double-tail Dual-rail Dynamic Latched Comparator

机译:低失调高速双尾双轨动态锁存比较器

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a new dynamic latched comparator which shows lower input-referred latch offset voltage and higher load drivability than the conventional dynamic latched comparators. With two additional inverters inserted between the input- and output-stage of the conventional double-tail dynamic comparator, the gain preceding the regenerative latch stage was improved and the complementary version of the output-latch stage, which has bigger output drive current capability at the same area, was implemented. As a result, the circuit shows up to 25% less input-referred latch offset voltage and 44% less sensitivity of the delay versus the input voltage difference (delay/log(△V_(in))), which is about 17.2ps/decade, than the conventional double-tail latched comparator at approximately the same area and power consumption.
机译:本文提出了一种新的动态锁存比较器,与传统的动态锁存比较器相比,它具有更低的输入参考锁存失调电压和更高的负载驱动能力。在传统的双尾动态比较器的输入和输出级之间插入了两个附加的反相器后,再生锁存器级之前的增益得到了改善,输出锁存器级的互补版本在输出端具有更大的输出驱动电流能力。实施了相同的区域。结果,与输入电压差(delay / log(△V_(in)))相比,该电路的输入参考锁存失调电压降低了25%,延迟灵敏度降低了44%,约为17.2ps /与传统的双尾锁存比较器相比,它在大约相同的面积和功耗上具有十倍的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号