...
首页> 外文期刊>Journal of Semiconductors >A multi coding technique to reduce transition activity in VLSI circuits
【24h】

A multi coding technique to reduce transition activity in VLSI circuits

机译:减少VLSI电路过渡活动的多编码技术

获取原文
获取原文并翻译 | 示例
           

摘要

Advances in VLSI technology have enabled the implementation of complex digital circuits in a single chip, reducing system size and power consumption. In deep submicron low power CMOS VLSI design, the main cause of energy dissipation is charging and discharging of internal node capacitances due to transition activity. Transition activity is one of the major factors that also affect the dynamic power dissipation. This paper proposes power reduction analyzed through algorithm and logic circuit levels. In algorithm level the key aspect of reducing power dissipation is by minimizing transition activity and is achieved by introducing a data coding technique. So a novel multi coding technique is introduced to improve the efficiency of transition activity up to 52.3% on the bus lines, which will automatically reduce the dynamic power dissipation. In addition, 1 bit full adders are introduced in the Hamming distance estimator block, which reduces the device count. This coding method is implemented using Verilog HDL. The overall performance is analyzed by using Modelsim and Xilinx Tools. In total 38.2% power saving capability is achieved compared to other existing methods.
机译:VLSI技术的进步使得能够在单个芯片中实现复杂的数字电路,从而减小了系统尺寸和功耗。在深亚微米低功耗CMOS VLSI设计中,能量耗散的主要原因是由于过渡活动导致内部节点电容的充电和放电。过渡活动是影响动态功耗的主要因素之一。本文提出了通过算法和逻辑电路级分析的功耗降低。在算法级别,减少功耗的关键方面是通过最小化过渡活动,并通过引入数据编码技术来实现。因此,引入了一种新颖的多重编码技术,可将总线上的过渡活动效率提高到52.3%,这将自动降低动态功耗。另外,在汉明距离估计器模块中引入了1位全加法器,从而减少了器件数量。使用Verilog HDL实现此编码方法。使用Modelsim和Xilinx工具分析整体性能。与其他现有方法相比,总共可实现38.2%的节电能力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号