首页> 外文期刊>Journal of circuits, systems and computers >Design and Analysis of 32-Bit CLA Using Energy Efficient Adiabatic Logic for Ultra-Low-Power Application
【24h】

Design and Analysis of 32-Bit CLA Using Energy Efficient Adiabatic Logic for Ultra-Low-Power Application

机译:超低功耗应用中的节能绝热逻辑设计和分析32位CLA

获取原文
获取原文并翻译 | 示例
           

摘要

This paper shows that a conventional semi-custom design-flow based on a energy efficient adiabatic logic (EEAL) cell library allows any VLSI designer to design and verify complex adiabatic arithmetic units in a simple way, thus, enjoying the energy reduction benefits adiabatic logic. A family of semi-custom EEAL-based 32-bit carry-lookahead adder (CLA) has been designed in a TSMC 90-nm CMOS process technology and verified by CADENCE Design suite. Differential cascode voltage swing (DCVS) logic has been used to implement the newly proposed EEAL and it uses only a sinusoidal clock supply to ensure correct operation. Post-layout simulations show that semi-custom adiabatic arithmetic units can save significant amount of energy, as compared to the previously reported single clocked adiabatic logic and logically equivalent static CMOS implementation. Extensive CADENCE simulations have been done for the verification of the functionality of the proposed logic structure.
机译:本文表明,基于节能绝热逻辑(EEAL)单元库的常规半定制设计流程使任何VLSI设计人员都能以简单的方式设计和验证复杂的绝热算术单元,从而享受到降低能耗绝热逻辑的好处。台积电(TSMC)90纳米CMOS工艺技术设计了一系列基于EEAL的半定制基于EEAL的32位超前加法器(CLA),并已通过CADENCE设计套件验证。差分共源共栅电压摆幅(DCVS)逻辑已用于实现新提出的EEAL,并且仅使用正弦时钟电源来确保正确操作。布局后的仿真表明,与先前报告的单时钟绝热逻辑和逻辑上等效的静态CMOS实现相比,半定制绝热算术单元可以节省大量能量。已经进行了广泛的CADENCE仿真,以验证所提出的逻辑结构的功能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号