首页> 外国专利> An Ultra-low-power Data Buffer Design for future High-performance DDR6/7 LR-DIMM applications

An Ultra-low-power Data Buffer Design for future High-performance DDR6/7 LR-DIMM applications

机译:用于未来高性能DDR6 / 7 LR-DIMM应用的超低功耗数据缓冲器设计

摘要

An ultra-low-power data buffer for next-generation high-performance DDR6/7 LR-DIMM applications is presented. The ultra-low-power data buffer system for the next-generation high-performance DDR6/7 LR-DIMM application proposed by the present invention receives a low-speed clock input from the CPU and receives the clock from the low-power clocking interface and low-power clocking interface including an additional clock buffer for the high-speed clock. A plurality of DRAMs that receive input and convert to high-speed clocks through ILFM, and a plurality of data buffers that receive clocks from each DRAM, and include a transmitter and a receiver, each of the plurality of data buffers includes three inverters and two It includes a transmitter including two resistors, three inverters and two resistors, and a receiver in which the size of the three inverters increases sequentially, and a resistive feedback output driver is used to increase the data rate.
机译:提出了用于下一代高性能DDR6 / 7 LR-DIMM应用的超低功耗数据缓冲器。 本发明提出的用于下一代高性能DDR6 / 7 LR-DIMM应用的超低功耗数据缓冲系统接收从CPU输入的低速时钟,并从低功率时钟接口接收时钟 低功耗时钟接口,包括用于高速时钟的附加时钟缓冲器。 多个DRAM,其通过ILFM接收输入并转换为高速时钟,以及从每个DRAM接收时钟的多个数据缓冲器,并且包括发射器和接收器,每个数据缓冲器包括三个逆变器和两个 它包括包括两个电阻器,三个逆变器和两个电阻器的发射机,以及三个逆变器的尺寸顺序增加的接收器,并且电阻反馈输出驱动器用于增加数据速率。

著录项

  • 公开/公告号KR20210128879A

    专利类型

  • 公开/公告日2021-10-27

    原文格式PDF

  • 申请/专利权人 주식회사 딥아이;

    申请/专利号KR1020200069034

  • 发明设计人 변경수;

    申请日2020-06-08

  • 分类号G06F1/3234;G06F1/3225;G11C7/10;

  • 国家 KR

  • 入库时间 2022-08-24 21:54:59

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号