首页> 外文学位 >IDPAL -- a partially-adiabatic energy-efficient logic family: Theory and applications to secure computing.
【24h】

IDPAL -- a partially-adiabatic energy-efficient logic family: Theory and applications to secure computing.

机译:IDPAL-绝热节能逻辑家族:安全计算的理论与应用。

获取原文
获取原文并翻译 | 示例

摘要

Low-power circuits and issues associated with them have gained a significant amount of attention in recent years due to the boom in portable electronic devices. Historically, low-power operation relied heavily on technology scaling and reduced operating voltage, however this trend has been slowing down recently due to the increased power density on chips. This dissertation introduces a new very-low power partially-adiabatic logic family called Input-Decoupled Partially-Adiabatic Logic (IDPAL) with applications in low-power circuits. Experimental results show that IDPAL reduces energy usage by 79% compared to equivalent CMOS implementations and by 25% when compared to the best adiabatic implementation. Experiments ranging from a simple buffer/inverter up to a 32-bit multiplier are explored and result in consistent energy savings, showing that IDPAL could be a viable candidate for a low-power circuit implementation.;This work also shows an application of IDPAL to secure low-power circuits against power analysis attacks. It is often assumed that encryption algorithms are perfectly secure against attacks, however, most times attacks using side channels on the hardware implementation of an encryption operation are not investigated. Power analysis attacks are a subset of side channel attacks and can be implemented by measuring the power used by a circuit during an encryption operation in order to obtain secret information from the circuit under attack. Most of the previously proposed solutions for power analysis attacks use a large amount of power and are unsuitable for a low-power application. The almost-equal energy consumption for any given input in an IDPAL circuit suggests that this logic family is a good candidate for securing low-power circuits again power analysis attacks. Experimental results ranging from small circuits to large multipliers are performed and the power-analysis attack resistance of IDPAL is investigated. Results show that IDPAL circuits are not only low-power but also the most secure against power analysis attacks when compared to other adiabatic low-power circuits.;Finally, a hybrid adiabatic-CMOS microprocessor design is presented. The proposed microprocessor uses IDPAL for the implementation of circuits with high switching activity (e.g. ALU) and CMOS logic for other circuits (e.g. memory, controller). An adiabatic-CMOS interface for transforming adiabatic signals to square-wave signals is presented and issues associated with a hybrid implementation and their solutions are also discussed.
机译:由于便携式电子设备的蓬勃发展,近年来,低功率电路及其相关的问题引起了广泛的关注。从历史上看,低功率运行严重依赖于技术规模和降低的工作电压,但是由于芯片上功率密度的提高,这种趋势最近一直在放缓。本文介绍了一种新的极低功耗的部分绝热逻辑家族,称为输入去耦的部分绝热逻辑(IDPAL),其在低功率电路中的应用。实验结果表明,与等效的CMOS实施方案相比,IDPAL的能耗降低了79%,与最佳绝热实施方案相比,降低了25%。探索了从简单的缓冲器/反相器到32位乘法器的实验,并实现了一致的节能效果,表明IDPAL可能是低功耗电路实现的可行候选者。该工作还展示了IDPAL在以下方面的应用:确保低功率电路免受功率分析攻击。通常认为加密算法对攻击是完全安全的,但是,大多数情况下,并未研究在加密操作的硬件实现上使用副信道的攻击。功率分析攻击是边信道攻击的子集,可以通过测量加密操作期间电路使用的功率来实现,以便从受到攻击的电路中获取秘密信息。先前针对功率分析攻击提出的大多数解决方案都消耗大量功率,因此不适合低功率应用。 IDPAL电路中任何给定输入的能量消耗几乎相等,这表明该逻辑系列是再次保护低功耗电路并再次进行功耗分析攻击的理想选择。进行了从小电路到大型乘法器的实验结果,并研究了IDPAL的功率分析抗攻击性。结果表明,与其他绝热低功率电路相比,IDPAL电路不仅是低功率电路,而且也是最安全的针对功率分析攻击的方法。最后,提出了一种混合绝热CMOS微处理器设计。所提出的微处理器使用IDPAL来实现具有高开关活动的电路(例如ALU),而将CMOS逻辑用于其他电路(例如存储器,控制器)。提出了一种将绝热信号转换为方波信号的绝热-CMOS接口,并讨论了与混合实现及其解决方案相关的问题。

著录项

  • 作者

    Cutitaru, Mihail T.;

  • 作者单位

    Old Dominion University.;

  • 授予单位 Old Dominion University.;
  • 学科 Engineering Computer.;Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2014
  • 页码 131 p.
  • 总页数 131
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 古生物学;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号