首页> 外文期刊>IEICE Transactions on Electronics >A Low Power Test Pattern Generator for BIST
【24h】

A Low Power Test Pattern Generator for BIST

机译:用于BIST的低功耗测试码型发生器

获取原文
获取原文并翻译 | 示例
           

摘要

To tackle the increasing testing power during built-in self-test (BIST) operations, this paper proposes a new test pattern generator (TPG). With the proposed reconfigurable LFSR, the reconfigurable Johnson counter, the decompressor and the XOR gate network, the introduced TPG can produce the single input change (SIC) sequences with few repeated vectors. The proposed SIC sequences minimize switching activities of the circuit under test (CUT). Simulation results on ISCAS benchmarks demonstrate that the proposed method can effectively save test power, and does not impose high impact on test length and hardware for the scan based design.
机译:为了解决内置自测(BIST)操作期间不断增加的测试能力,本文提出了一种新的测试模式生成器(TPG)。利用提出的可重构LFSR,可重构约翰逊计数器,解压缩器和XOR门网络,引入的TPG可以产生具有很少重复矢量的单输入变化(SIC)序列。建议的SIC序列可最大程度地减少被测电路(CUT)的开关活动。在ISCAS基准上的仿真结果表明,该方法可以有效地节省测试功率,并且不会对基于扫描的设计的测试长度和硬件产生较大影响。

著录项

  • 来源
    《IEICE Transactions on Electronics》 |2010年第5期|P.696-702|共7页
  • 作者单位

    School of Electronic & Information Engineering, Xi'an Jiaotong University, Xi'an, Shaanxi, 710049, China;

    rnSchool of Electronic & Information Engineering, Xi'an Jiaotong University, Xi'an, Shaanxi, 710049, China;

    rnSchool of Electronic & Information Engineering, Xi'an Jiaotong University, Xi'an, Shaanxi, 710049, China;

    rnSchool of Electronic & Information Engineering, Xi'an Jiaotong University, Xi'an, Shaanxi, 710049, China;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    built-in self-test (BIST); power; single input change (SIC); fault coverage;

    机译:内置自检(BIST);功率;单输入更改(SIC);故障范围;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号