首页> 外文会议>VLSI Design, Automation and Test, 2009. VLSI-DAT '09 >Implementation and verification practices of DVFS and power gating
【24h】

Implementation and verification practices of DVFS and power gating

机译:DVFS和电源门的实施和验证实践

获取原文

摘要

Reducing the power supply voltage is an effective technique to reduce dynamic power. Power shut-off (PSO) is also a well-known approach to reduce leakage power. In practice, one may employ multi-supply voltage or dynamic voltage and frequency scaling (DVFS) techniques accompanied with power gating and multi-depth sleep modes to reduce both of dynamic and leakage power consumption. As the voltage domains (power domains) and sleep modes (power modes) are increased dramatically, it is difficult to plan interface logics such as level shifters and isolation cells completely by manual for each power domain. In this paper, we present an interface planning methodology, and take a DVFS and power gating design with over 50 power domains and 80 power modes to demonstrate the verification challenges and our solutions. Besides, we propose a ldquoseamlessrdquo interface control circuit for PSO and DVFS designs. By using the circuit, the designs in the power on domain don't feel any data change when the opposite power domain is powered off.
机译:降低电源电压是降低动态功率的有效技术。电源关闭(PSO)也是减少泄漏功率的一种众所周知的方法。在实践中,可以采用多电源电压或动态电压和频率缩放(DVFS)技术以及电源门控和多深度睡眠模式,以减少动态功耗和泄漏功耗。随着电压域(电源域)和睡眠模式(电源模式)的急剧增加,很难为每个电源域完全手动计划接口逻辑,例如电平转换器和隔离单元。在本文中,我们介绍了一种接口规划方法,并采用DVFS和电源门控设计(具有超过50个电源域和80个电源模式)来演示验证挑战和我们的解决方案。此外,我们提出了一种用于PSO和DVFS设计的接口控制电路。通过使用该电路,当相反的电源域断电时,通电域中的设计不会感到任何数据变化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号