首页> 外文会议>International Test Conference >Detecting memory faults in the presence of bit line coupling in SRAM devices
【24h】

Detecting memory faults in the presence of bit line coupling in SRAM devices

机译:在SRAM器件中存在位线耦合的情况下检测存储器故障

获取原文

摘要

The fault coverage of otherwise efficient memory tests can be dramatically reduced due to the influence of bit line coupling. This paper, analyzes the impact of parasitic bit line coupling and neighborhood coupling data backgrounds on the faulty behavior of SRAMs. It investigates and determines the worst case coupling backgrounds required to induce worst case coupling effects, and validates the analysis through defect injection and circuit simulation of all possible spot defects in the SRAM cell array. The paper clearly demonstrates the inadequacies and limitations of several industrial tests in detecting memory faults in the presence of bit line coupling. Finally, it shows how to detect all single-cell and two-cell faults, both in the absence and in the presence of bit line coupling for any possible spot defect.
机译:由于位线耦合的影响,可以显着降低其他有效的存储器测试的故障覆盖。本文分析了寄生位线耦合和邻域耦合数据背景对SRAM的故障行为的影响。它调查并确定诱导最坏情况耦合效果所需的最坏情况耦合背景,并通过SRAM单元阵列中所有可能的点缺陷的缺陷喷射和电路模拟来验证分析。本文清楚地展示了在位线耦合情况下检测存储器故障时几种工业测试的不足和局限性。最后,它显示了如何在不存在和存在位线耦合的情况下检测所有单个细胞和两个单元故障,以获得任何可能的点缺陷。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号