首页> 外文会议>Great lakes symposium on VLSI >Methodology to Achieve Higher Tolerance to Delay Variations in Synchronous Circuits
【24h】

Methodology to Achieve Higher Tolerance to Delay Variations in Synchronous Circuits

机译:方法来实现更高的容差以延迟同步电路的变化

获取原文

摘要

A methodology is proposed for designing robust circuits exhibiting higher tolerance to process and environmental variations. This higher tolerance is achieved by exploiting the interdependence between the setup and hold times, reducing the delay uncertainty caused by variations. An algorithm is proposed to determine the interdependent setup-hold pair of a register. A data path designed with the proposed setup-hold pair improves the overall tolerance to variations. The methodology is evaluated for several technologies to determine the overall reduction in delay uncertainty.
机译:提出了一种用于设计具有更高耐受过程和环境变化的强大电路的方法。通过利用设置和保持时间之间的相互依存来实现这种较高的容差,从而减少由变化引起的延迟不确定性。提出了一种算法来确定寄存器的相互依赖的设置持有对。使用所提出的设置持有对设计的数据路径可提高对变化的整体容差。评估若干技术的方法,以确定延迟不确定性的整体减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号