首页> 外文会议>Great lakes symposium on VLSI >Design Considerations for Variation Tolerant Multilevel CMOS/Nano Memristor Memory
【24h】

Design Considerations for Variation Tolerant Multilevel CMOS/Nano Memristor Memory

机译:变形耐受多级CMOS /纳米忆阻器存储器的设计考虑因素

获取原文

摘要

With technology migration into nano and molecular scales several hybrid CMOS/nano logic and memory architectures have been proposed thus far that aim to achieve high device density with low power consumption. The discovery of the memristor has further enabled the realization of denser nanoscale logic and memory systems. This work describes the design of such a multilevel memristor memory (MLMM) system, and the design constraints imposed in the realization of such a memory. In particular, the limitations on load, bank size, number of bits achievable per device, placed by the required noise margin (NM) for accurately reading the data stored in a device are analyzed.
机译:利用技术迁移到纳米和分子尺度,已经提出了几种混合CMOS /纳米逻辑和内存架构,目的是实现具有低功耗的高器件密度。存储器的发现进一步启用了更密集的纳米级逻辑和内存系统的实现。这项工作描述了这种多级忆阻器存储器(MLMM)系统的设计,以及在实现这种存储器的实现中施加的设计约束。具体地,通过用于精确读取存储在设备中的所需噪声裕度(NM)的所需噪声裕度(NM)放置的负载的限制,银行尺寸,可实现的比特数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号