首页> 外文会议>IEEE Nanotechnology Materials and Devices Conference >Modeling and Simulation of Novel Ferroelectric Gate Stack in MOSFET for Enhanced Device Performance
【24h】

Modeling and Simulation of Novel Ferroelectric Gate Stack in MOSFET for Enhanced Device Performance

机译:新型MOSFET中铁电栅堆叠的建模和仿真,以增强器件性能

获取原文

摘要

Ferroelectric (FE) materials have seen increasing interest from the semiconductor industry with a focus to utilize their high permittivity and polarization properties. Of particular interest is the integration of high-k FE dielectrics in the gate structure of transistors to improve their performance. This work proposes a novel MOSFET in 45 nm technology, which integrates a thin layer of BaTiO3 (BTO) in the gate structure to significantly improve the drain current in saturation region without adverse effects to sub-threshold slope. A finite element TCAD model of the proposed transistor is developed to analyze the device performance and investigate the effects in threshold voltage and gate capacitance. The integration of the BTO layer in combination with a Hafnium Oxide (HFO2) buffer layer in the device minimized the hysteresis effect and exhibited a 43% improvement in drain current while lowering sub-threshold gate leakage. A Spice simulation based on the TCAD model was performed to demonstrate the impact of the reported performance gains in the context of an inverter. The results indicate promising application of the proposed transistor model in high performance logic designs.
机译:铁电(FE)材料已引起半导体行业的越来越多的关注,重点是利用其高介电常数和极化特性。特别感兴趣的是将高k FE电介质集成到晶体管的栅极结构中,以提高其性能。这项工作提出了一种采用45 nm技术的新型MOSFET,该技术在栅结构中集成了一层BaTiO3(BTO)薄层,以显着提高饱和区中的漏极电流,而不会对亚阈值斜率产生不利影响。建立了所提出晶体管的有限元TCAD模型,以分析器件性能并研究阈值电压和栅极电容的影响。器件中BTO层与氧化Ha(HFO2)缓冲层的集成使磁滞效应最小化,漏极电流提高了43%,同时降低了亚阈值栅极泄漏。进行了基于TCAD模型的Spice仿真,以证明所报告的性能提升对逆变器的影响。结果表明,所提出的晶体管模型在高性能逻辑设计中的应用前景广阔。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号