...
首页> 外文期刊>Journal of computational and theoretical nanoscience >Design of Advanced High Performance Bus Tracer in System on Chip Using Matrix Based Compression for Low Power Applications
【24h】

Design of Advanced High Performance Bus Tracer in System on Chip Using Matrix Based Compression for Low Power Applications

机译:基于基于矩阵压缩的低功耗应用程序在芯片系统中的先进高性能总线示踪器设计

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This project proposes multilayer advanced high-performance bus architecture for low power applications. The proposed AHB architecture consists of the bus arbiter and the bus tracer (A.R.M.A., 1999. Specification (Rev 2.0) ARM IHI0011A). The bus arbiter, which is self motivated selects the input packet based on the control signals of the incoming packet. So that arbitration leads to a maximum performance. The On-Chip bus is an important system-on-chip infrastructure that connects major hardware components. Monitoring the on-chip bus signals is crucial to the SoC debugging and performance analysis/optimization (Gu, R.T., et al., 2007. A Low Cost Tile-Based 3D Graphics Full Pipeline with Real-Time Performance Monitoring Support for OpenGL ES in Consumer Electronics. 2007 IEEE International Symposium on Consumer Electronics, June; IEEE, pp.1-6). But, such signals are difficult to observe since they are deeply embedded in a SoC and there are often no sufficient I/O pins to access these signals. Therefore, a straightforward approach is to embed a bus tracer in SoC to capture the bus signal trace and store the trace in on-chip storage such as the trace memory which could then be off loaded to outside world for analysis. The bus tracer is capable of capturing the bus trace with different resolutions, all with efficient built in compression mechanisms such as dictionary based compression scheme for address and control signals and differential compression scheme for data. To improve the compression ratio matrix based compression which is lossless compression is used instead of differential compression. This system is designed using Verilog HDL, simulated using Modelsim and synthesized using Xilinx software.
机译:该项目提出了用于低功耗应用的多层高级高性能总线架构。所提出的AHB架构包括总线仲裁器和总线示踪剂(A.R.M.A.,1999.规范(Rev 2.0)ARM IHI0011A)。自动激励的总线仲裁器根据传入数据包的控制信号选择输入分组。因此,仲裁导致最大的性能。片上总线是一个重要的片上系统基础架构,可连接主要的硬件组件。监控片上总线信号对于SoC调试和性能分析/优化至关重要(GU,RT等,2007.基于低成本的Tile的3D图形完整管道,具有用于OpenGL ES的实时性能监控支持消费电子产品。2007年六月消费电子产品国际研讨会; IEEE,第1-6页)。但是,这种信号很难观察,因为它们深入嵌入在SOC中,并且通常没有足够的I / O引脚来访问这些信号。因此,直接的方法是在SoC中嵌入总线示踪剂以捕获总线信号轨迹并将迹线存储在片上存储器中,例如跟踪存储器,然后可以关闭到外部世界以进行分析。总线示踪剂能够用不同的分辨率捕获总线轨迹,所有这些都具有高效内置的压缩​​机制,例如基于字典的用于地址和控制信号的压缩方案和数据的差分压缩方案。为了改善基于压缩比基于矩阵的压缩,其是无损压缩而不是差分压缩。该系统使用Verilog HDL设计,使用ModelSIM模拟并使用Xilinx软件合成。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号