...
首页> 外文期刊>Nanoscale Horizons >A multiple negative differential resistance heterojunction device and its circuit application to ternary static random access memory
【24h】

A multiple negative differential resistance heterojunction device and its circuit application to ternary static random access memory

机译:多负差分电阻异质结装置及其电路应用于三元静态随机存取存储器

获取原文
获取原文并翻译 | 示例
           

摘要

For increasing the restricted bit-density in the conventional binary logic system, extensive research efforts have been directed toward implementing single devices with a two threshold voltage (V_(JH)) characteristic via the single negative differential resistance (NDR) phenomenon. In particular, recent advances in forming van der Waals (vdW) heterostructures with two-dimensional crystals have opened up new possibilities for realizing such NDR-based tunneling devices. However, it has been challenging to exhibit three V_(TH) through the multiple-NDR (m-NDR) phenomenon in a single device even by using vdW heterostructures. Here, we show the m-NDR device formed on a BP/(ReS2 + HfS2) type-SII double-heterostructure. This m-NDR device is then integrated with a vdW transistor to demonstrate a ternary vdW latch circuit capable of storing three logic states. Finally, the ternary latch is extended toward ternary SRAM, and its high-speed write and read operations are theoretically verified.
机译:为了增加传统二进制逻辑系统中的受限制的比特密度,已经通过单个负差分电阻(NDR)现象来针对实现具有两个阈值电压(V_(jh))特性的单个器件来实现广泛的研究工作。 特别地,形成具有二维晶体的范德华(VDW)异质结构的最近进展已经开辟了实现这种基于NDR的隧道装置的新可能性。 然而,即使通过使用VDW异质结构,通过在单个装置中通过多NDR(M-NDR)现象已经具有挑战性。 在这里,我们示出了在BP /(RES2 + HFS2)类型-SII双异质结构上形成的M-NDR器件。 然后,该M-NDR设备与VDW晶体管集成,以演示能够存储三个逻辑状态的三元VDW锁存电路。 最后,三元锁存器延伸到三元SRAM,其高速写入和读取操作理论上是验证的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号