首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Low power 9-bit 500 kS/s 2-stage cyclic ADC using OTA variable bias current
【24h】

Low power 9-bit 500 kS/s 2-stage cyclic ADC using OTA variable bias current

机译:低功率9位500ks / s 2级循环ADC,使用OTA可变偏置电流

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a 9-bit, 2-stage cyclic analog to digital converter (ADC) with a variable bias current control circuitry to reduce its power dissipation. Each stage outputs a three-bit digital word and the circuit requires four subcycles to perform a whole conversion. Since the accuracy required is higher in the first stage and first subcycle and decreases in subsequent cycles, the bias current of each operational transconductance amplifier is regulated depending on the subcycle of the conversion process. The resolution and sampling frequency of the converter make it suitable to be integrated with 8-bit CMOS imagers with column-parallel ADC architectures. The ADC has been designed using a 1.2 V 110 nm CMOS technology and the circuit consumes 27.9 mu W at a sampling rate of 500 kS/s. At this sampling rate and at a 32 kHz input frequency, the circuit achieves 56 dB of SNDR and 9 bit ENOB. The Figure of Merit is 109 fJ/step.
机译:本文介绍了9位,2级循环模数与数字转换器(ADC),具有可变偏置电流控制电路,以降低其功耗。 每个阶段都输出三位数字字,电路需要四个亚单循环来执行整个转换。 由于在第一阶段和第一次循环中所需的精度较高并且随后的循环中减少,因此根据转换过程的子循环来调节每个操作跨导放大器的偏置电流。 转换器的分辨率和采样频率使其适合与具有列并行ADC架构的8位CMOS成像器集成。 ADC已经使用1.2 V 110nm CMOS技术设计,电路以500ks / s的采样率消耗27.9μW。 在这种采样率和32 kHz的输入频率下,电路达到56 dB的SNDR和9位ENOB。 Merit的数字是109 FJ /步骤。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号