首页> 外文期刊>電子情報通信学会技術研究報告. 集積回路. Integrated Circuits and Devices >Reducing Memory Access Stage of Pipelined CISC Processor by Self-Hazard
【24h】

Reducing Memory Access Stage of Pipelined CISC Processor by Self-Hazard

机译:通过自我危害减少流水CISC处理器的内存访问阶段

获取原文
获取原文并翻译 | 示例
           

摘要

One of the advantages of CISC type processors is code efficiency since each instruction can contain many micro operations. On the other hand, the relatively large number of instruction execution stages of CISC processor may lead to higher cost if the processor is pipelined. In this paper a method to reduce the number of pipeline stages for CISC processors is presented where stages dedicated to memory access are eliminated by self-hazard technique.
机译:CISC类型处理器的优点之一是代码效率高,因为每个指令可以包含许多微操作。另一方面,如果对处理器进行流水线处理,则CISC处理器相对大量的指令执行阶段可能会导致较高的成本。在本文中,提出了一种减少CISC处理器流水线级数的方法,其中通过自危害技术消除了专用于内存访问的级数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号