...
首页> 外文期刊>Sensors Journal, IEEE >New Memory Architecture for Rolling Shutter Wide Dynamic Range CMOS Imagers
【24h】

New Memory Architecture for Rolling Shutter Wide Dynamic Range CMOS Imagers

机译:用于卷帘式宽动态范围CMOS成像器的新型存储器架构

获取原文
获取原文并翻译 | 示例
           

摘要

In this work, the concept of reusing a memory location to significantly reduce the overall memory size for storing wide dynamic range (WDR) information in rolling shutter active pixel sensors (APSs) is discussed. At the high light level, WDR is achieved via multiple-resets and real time feedback, allowing a pixel to independently set its integration period as per its ambient light level. Traditionally these WDR bits are stored in a dedicated memory location for every pixel. We propose a new memory architecture which, in principal, is similar to time division multiplexing, such that it achieves memory size reduction by sharing a single memory location among a number of pixels as a function of time. The proposed architecture is ideally suited for rolling shutter APS, where each row is processed sequentially in time. Compared to a commonly used memory design, the proposed architecture becomes increasingly efficient as the pixel count increases, resulting in momentous savings in memory chip area and leakage power consumption. For a pixel array of 128 $ast$ 128, only 14.2% of the commonly used memory bits are required, when using 7 WDR bits per pixel. This requirement reduces to 8.3% of the commonly used memory bits for a pixel array size of 4096 $ast$ 4096, rendering the purposed architecture particularly efficient for larger arrays. The savings in leakage power will track the corresponding savings in memory size and area especially for newer technologies. The purposed concept has been verified in design and simulation for a 128 $ast$ 128 pixel array, fabricated in 180 nm technology.
机译:在这项工作中,讨论了重新使用存储位置以显着减小总体存储大小以在滚动快门有源像素传感器(APS)中存储宽动态范围(WDR)信息的概念。在高光照水平下,WDR是通过多次重置和实时反馈实现的,从而允许像素根据其环境光照水平独立设置其积分周期。传统上,这些WDR位存储在每个像素的专用存储位置中。我们提出了一种新的存储器体系结构,该体系结构基本上类似于时分多路复用,因此它通过在多个像素之间共享单个存储器位置作为时间的函数来实现存储器大小的减小。所提出的体系结构非常适合卷帘式APS,其中每行在时间上依次进行处理。与常用的存储器设计相比,所提出的体系结构随着像素数的增加而变得越来越有效,从而节省了存储芯片面积和泄漏功耗。对于每个像素为128 x 128的像素阵列,当每个像素使用7个WDR位时,仅需要14.2%的常用存储位。对于4096 x 4096美元的像素阵列,此要求减少到常用存储位的8.3%,从而使目标体系结构对于较大的阵列特别有效。泄漏功率的节省将跟踪相应的存储器大小和面积节省,特别是对于较新的技术。此目标概念已通过180 nm技术制造的128美元以上128像素阵列的设计和仿真验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号