首页> 外文期刊>Journal of VLSI signal processing systems for signal, image, and video technology >A Fast-Deblocking Boundary-strength Based Architecture Design of Deblocking Filter in H.264/AVC Applications
【24h】

A Fast-Deblocking Boundary-strength Based Architecture Design of Deblocking Filter in H.264/AVC Applications

机译:H.264 / AVC应用中基于快速解块边界强度的解块滤波器架构设计

获取原文
获取原文并翻译 | 示例
       

摘要

This work presents an efficient architecture design for deblocking filter in H.264/AVC using a novel fast-deblocking boundary-strength (FDBS) technique. Based on the FDBS technique, the proposed architecture divides the deblocking process into three filtering modes, namely offset-based, standard-based and diagonal-based filtering modes, to reduce the blocking artifact and improve the video quality in H.264/AVC. The proposed architecture is designed in Verilog HDL, simulated with Quartus II and synthesized using 0.18 μm CMOS cells library with the Synopsys Design Compiler. Simulation results demonstrate good performance in PSNR improvement and bit-rate reduction. Additionally, verification results through physical chip design reveal that the proposed architecture design can support 1,280 ×720@30 Hz processing throughput while clocking at 100 MHz. Comparisons with other studies show the excellent properties of the proposed architecture in terms of gate count, memory size and clock-cycle/macroblock.
机译:这项工作提出了一种使用新颖的快速解块边界强度(FDBS)技术对H.264 / AVC中的解块滤波器进行有效架构设计。在FDBS技术的基础上,提出的体系结构将去块过程分为基于偏移,基于标准和基于对角线的三种过滤模式,以减少块状伪像并提高H.264 / AVC中的视频质量。拟议的架构是在Verilog HDL中设计的,用Quartus II仿真,并使用Synopsys Design编译器使用0.18μmCMOS单元库进行合成。仿真结果表明,在PSNR改善和比特率降低方面表现出良好的性能。此外,通过物理芯片设计的验证结果表明,所提出的体系结构设计可以在时钟频率为100 MHz时支持1,280×720 @ 30 Hz的处理吞吐量。与其他研究的比较表明,在门数,存储器大小和时钟周期/宏块方面,该架构具有出色的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号