首页> 外文会议>2011 IEEE International Conference on Consumer Electronics >Low power architecture design and hardware implementations of deblocking filter in H.264/AVC
【24h】

Low power architecture design and hardware implementations of deblocking filter in H.264/AVC

机译:H.264 / AVC中解块滤波器的低功耗架构设计和硬件实现

获取原文

摘要

This paper proposes a low power deblocking filter (DF) architecture with Horizontal Edge Skip Processing Architecture (HESPA) scheme that offers an intelligent edge skip aware mechanism in filtering the horizontal edges by adopting a four-stage pipeline and adaptive hybrid filtering order to boost the speed of DF process. The proposed architecture not only reduces more than 34% logic power consumption measured in FPGA but also saves the filtering processes down to 100 clock cycles per macroblock (MB). The system throughput can easily support 1080HD video format at 30 fps with 70MHz clock frequency for low power and high definition video applications. It is implemented on 0.18μm standardized cell library, which consumes only 19.8K gates at a clock frequency of 200 MHz.
机译:本文提出了一种具有水平边缘跳过处理架构(HESPA)方案的低功耗解块滤波器(DF)架构,该架构通过采用四级流水线和自适应混合滤波顺序来增强水平边缘跳过处理机制,从而提供了一种智能的边缘跳过感知机制来过滤水平边缘。 DF处理的速度。所提出的架构不仅减少了FPGA中测量的34%以上的逻辑功耗,而且还节省了每个宏块(MB)100个时钟周期以下的滤波过程。系统吞吐量可以轻松支持30 fps的1080HD视频格式和70MHz时钟频率,适用于低功耗和高清视频应用。它在0.18μm标准化单元库上实现,该库在200 MHz的时钟频率下仅消耗19.8K的门。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号