首页> 外文期刊>IEE proceedings. Part G, Circuits, devices and systems >Low-power single- and double-edge-triggered flip-flops for high-speed applications
【24h】

Low-power single- and double-edge-triggered flip-flops for high-speed applications

机译:适用于高速应用的低功耗单边沿和双边沿触发触发器

获取原文
获取原文并翻译 | 示例
           

摘要

The paper presents new low-power flip-flops which are faster compared to previously proposed structures. The single-edge-triggered flip-flop, called the MHLFF (modified hybrid latch flip-flop), reduces the power dissipation of the HLFF (hybrid latch flip-flop) by avoiding unnecessary node transitions. To reduce the power consumption of the flip-flop further, the doubleedge-triggered modified hybrid latch flip-flop (DMHLFF) is also proposed. The power consumption in the clock tree is reduced by halving the clock frequency of the MHLFF for the same throughput. In addition to the low power, the speed is higher while the area is not larger. The increase in the speed is achieved by lowering the number of the stack transistors in the discharge path.
机译:本文提出了新的低功耗触发器,与先前提出的结构相比,该触发器更快。单边沿触发触发器称为MHLFF(改进型混合锁存触发器),可通过避免不必要的节点转换来降低HLFF(混合锁存触发器)的功耗。为了进一步降低触发器的功耗,还提出了双沿触发的改进型混合锁存触发器(DMHLFF)。对于相同的吞吐量,通过将MHLFF的时钟频率减半来减少时钟树中的功耗。除低功耗外,速度更高,而面积不大。通过减少放电路径中的堆叠晶体管的数量来实现速度的提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号