首页> 外文期刊>Computers & Digital Techniques, IET >Hybrid wire-surface wave interconnects for next-generation networks-on-chip
【24h】

Hybrid wire-surface wave interconnects for next-generation networks-on-chip

机译:用于下一代片上网络的混合线-面波互连

获取原文
获取原文并翻译 | 示例
       

摘要

Networks-on-chip (NoC) is a communication paradigm that has emerged to tackle different on-chip challenges and satisfy different demands in terms of high performance and economical interconnect implementation. However, merely metal-based NoC pursuit offers limited scalability with the relentless technology scaling especially in global communications. To meet the scalability demand, this study proposes a new hybrid architecture empowered by both metal interconnect and Zenneck surface waves interconnects (SWIs). This architecture reduces the NoC average hop count between any communication pairs, which has been reflected as a better average delay and throughput. Furthermore, SWI enables more efficient power dissipation and faster cross the chip signal propagation. The authors' initial results based on a cycle-accurate simulator demonstrate the effectiveness of the proposed system architecture, such as significant power reduction (23%), large average delay reduction (34%) and higher throughput (35%) compared with regular NoC. These results are achieved with negligible hardware and area overhead. This study explores promising potentials of SWI for future complex global communication.
机译:片上网络(NoC)是一种通信范例,已经出现,可以解决各种片上挑战并满足高性能和经济互连实现方面的不同需求。但是,仅基于金属的NoC追求通过无情的技术扩展(尤其是在全球通信中)提供了有限的可扩展性。为了满足可伸缩性需求,本研究提出了一种新的混合架构,该架构由金属互连和Zenneck表面波互连(SWI)共同支持。这种体系结构减少了任何通信对之间的NoC平均跳数,这反映为更好的平均延迟和吞吐量。此外,SWI可以实现更高效的功耗并更快地跨芯片信号传播。作者基于周期精确仿真器的初步结果证明了所提出的系统架构的有效性,例如与常规NoC相比,可大幅降低功耗(23%),大幅降低平均延迟(34%)和提高吞吐量(35%) 。这些结果是通过可忽略的硬件和面积开销来实现的。这项研究探索了SWI在未来复杂的全球交流中的潜在潜力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号