首页> 外文期刊>Computers & Digital Techniques, IET >Optimising pseudo-random built-in self-testing of fully synchronous as well as multisynchronous networks-on-chip
【24h】

Optimising pseudo-random built-in self-testing of fully synchronous as well as multisynchronous networks-on-chip

机译:优化完全同步和多同步片上网络的伪随机内置自测试

获取原文
获取原文并翻译 | 示例
       

摘要

Most built-in self-test architectures use pseudo-random test pattern generators. However, whenever this technique has been applied to on-chip interconnection networks, overly large testing latencies have been reported. On the other hand, alternative approaches either suffer from large area penalties (like scan-based testing or the use of deterministic test patterns) or poor fault coverage in the control path (functional testing). Moreover, the recent proliferation of clock domains on a chip makes testing overly challenging. This manuscript presents the optimisation of a built-in self-testing framework based on pseudo-random test patterns to the microarchitecture of network-on-chip switches. As a result, fault coverage and testing latency approach those achievable with deterministic test patterns while materialising relevant area savings and enhanced flexibility. Finally, the authors implement the extension of the proposed testing methodology to multisynchronous systems, thus making it compliant with the relaxation of synchronisation assumptions in nanoscale designs.
机译:大多数内置的自测试架构都使用伪随机测试模式生成器。但是,每当将此技术应用于片上互连网络时,就会报告过大的测试等待时间。另一方面,替代方法可能遭受大面积罚款(例如基于扫描的测试或确定性测试模式的使用)或控制路径中的故障覆盖率不佳(功能测试)。而且,最近芯片上时钟域的激增使测试变得极具挑战性。该手稿提出了基于伪随机测试模式的内置自测试框架的优化,以实现片上网络交换机的微体系结构。结果,故障覆盖率和测试等待时间接近确定性测试模式所能实现的目标,同时实现了相关区域的节省和增强的灵活性。最后,作者将所提出的测试方法扩展到多同步系统,从而使其符合纳米级设计中同步假设的放松要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号