...
首页> 外文期刊>Arabian Journal for Science and Engineering >Hybrid and Double Modular Redundancy (DMR)-Based Fault-Tolerant Carry Look-Ahead Adder Design
【24h】

Hybrid and Double Modular Redundancy (DMR)-Based Fault-Tolerant Carry Look-Ahead Adder Design

机译:混合和双模冗余(DMR)基于容错的容纳携带展示前瞻加法器设计

获取原文
获取原文并翻译 | 示例
           

摘要

The adder is an essential component of data paths, and as a result of the shrinking size of electronic devices, it is becoming more susceptible to manufacturing defects and soft errors. Thus, the design of fault-tolerant adders is crucial to the correct operation of arithmetic circuits. In this paper, we propose different fault-tolerant carry look-ahead adder designs against single-bit soft errors based on double modular redundancy DMR and hybrid fault-tolerant schemes. In DMR-based design, we combine a partial hardware redundancy scheme with a protected C-element to achieve full soft error masking, while in the hybrid design, we employ a partial hardware redundancy combined with a parity prediction scheme to improve fault tolerance capability of the adder while reducing area overhead. We use two different voter circuits for merging the partial hardware redundancy into the carry generation logic and to achieve higher fault masking rate and lower area overhead in comparison with existing approaches. Simulation results show that the proposed design schemes take precedence over other schemes in terms of failure rate, area overhead and delay overhead.
机译:加法器是数据路径的基本组成部分,并且由于电子设备的缩小尺寸的结果,它变得更加易于制造缺陷和软错误。因此,容错添加剂的设计对于算术电路的正确操作是至关重要的。在本文中,我们提出了基于双模冗余DMR和混合容错方案的单比特软误差的不同容错携带载重式加法器。在基于DMR的设计中,我们将部分硬件冗余方案与受保护的C元件相结合,实现全软错误掩蔽,而在混合设计中,我们采用部分硬件冗余与奇偶校验预测方案组合,以提高容错能力加法器在减少面积开销时。我们使用两种不同的选民电路将部分硬件冗余合并到携带逻辑中,并与现有方法相比,实现更高的故障屏蔽率和更低的区域开销。仿真结果表明,该设计方案在故障率,面积开销和延迟开销方面采用其他方案优先于其他方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号