首页> 美国卫生研究院文献>Sensors (Basel Switzerland) >A 13-Bit 12-ps Resolution Vernier Time-to-Digital Converter Based on Dual Delay-Rings for SPAD Image Sensor
【2h】

A 13-Bit 12-ps Resolution Vernier Time-to-Digital Converter Based on Dual Delay-Rings for SPAD Image Sensor

机译:基于双延迟环的33位12-PS分辨率的乘法时间转换器用于SPAD图像传感器

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

A three-dimensional (3D) image sensor based on Single-Photon Avalanche Diode (SPAD) requires a time-to-digital converter (TDC) with a wide dynamic range and fine resolution for precise depth calculation. In this paper, we propose a novel high-performance TDC for a SPAD image sensor. In our design, we first present a pulse-width self-restricted (PWSR) delay element that is capable of providing a steady delay to improve the time precision. Meanwhile, we employ the proposed PWSR delay element to construct a pair of 16-stages vernier delay-rings to effectively enlarge the dynamic range. Moreover, we propose a compact and fast arbiter using a fully symmetric topology to enhance the robustness of the TDC. To validate the performance of the proposed TDC, a prototype 13-bit TDC has been fabricated in the standard 0.18-µm complementary metal–oxide–semiconductor (CMOS) process. The core area is about 200 µm × 180 µm and the total power consumption is nearly 1.6 mW. The proposed TDC achieves a dynamic range of 92.1 ns and a time precision of 11.25 ps. The measured worst integral nonlinearity (INL) and differential nonlinearity (DNL) are respectively 0.65 least-significant-bit (LSB) and 0.38 LSB, and both of them are less than 1 LSB. The experimental results indicate that the proposed TDC is suitable for SPAD-based 3D imaging applications.
机译:基于单光子雪崩二极管(SPAD)的三维(3D)图像传感器需要具有宽动态范围和精确深度计算的宽动态范围和精细分辨率的数字转换器(TDC)。在本文中,我们提出了一种用于SPAD图像传感器的新型高性能TDC。在我们的设计中,我们首先介绍一种脉冲宽度自限型(PWSR)延迟元件,其能够提供稳定的延迟以提高时间精度。同时,我们采用所提出的PWSR延迟元件来构造一对16阶段的游标延迟环,以有效地增大动态范围。此外,我们使用完全对称拓扑提高一个紧凑且快速的仲裁器来增强TDC的鲁棒性。为了验证所提出的TDC的性能,在标准的0.18-μm互补金属氧化物半导体(CMOS)过程中制造了原型13位TDC。核心区域约为200μm×180μm,总功耗近1.6兆瓦。所提出的TDC实现了92.1ns的动态范围和11.25 ps的时间精度。测量最差的最差的非线性(INL)和差分非线性(DNL)分别为0.65最小显着比特(LSB)和0.38LSB,它们两者都小于1LSB。实验结果表明,所提出的TDC适用于基于SPAD的3D成像应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号