首页> 外文学位 >Integrated circuit design for ultrahigh speed frequency synthesis: Direct digital synthesizer and variable frequency oscillator.
【24h】

Integrated circuit design for ultrahigh speed frequency synthesis: Direct digital synthesizer and variable frequency oscillator.

机译:超高速频率合成的集成电路设计:直接数字合成器和变频振荡器。

获取原文
获取原文并翻译 | 示例

摘要

This dissertation presents design and implementation of the high speed direct digital frequency synthesizer (DDS) and variable-frequency oscillator (VFO). DDS is a digital technique for frequency synthesis, waveform generation, sensor excitation, and digital modulation/demodulation in modern communication systems. The VFO can be used as the reference clock of the DDS system, either standalone or combined with other phase-locked-loop (PLL) components.;DDS provides many advantages including fine frequency-tuning resolution, continuous-phase switching and accurate matched quadrature signals. DDS can directly generate and modulate signal at microwave frequencies. A high-speed DDS can be significantly simplified the transceiver architecture. Thus the cost of radio and radar systems can be reduced considerably.;Ultrahigh speed DDS over GHz is demanding for modern radar and communication systems. This research proposes work on designing ultrahigh speed DDS chips with sine-weighted digital-to-analog converter (DAC) in Silicon Germanium (SiGe) BiCMOS technology and using a VFO as the reference clock. Sine-weighted DAC is necessary for ultrahigh speed DDS design to overcome the speed limitation of the ROM lookup table (LUT) in conventional DDS designs. The sine-weighted DAC replaces ROM LUT and linear DAC to perform the phase-to-amplitude conversion (PAC) as well as digital-to-analog conversion. A segmented sine-weighted DAC is designed and implemented to achieve 10-bit amplitude resolution.;Due to the code dependent and frequency dependent non-ideal effects from the sine-weighted DAC, the unwanted harmonics and spurs of the DDS outputs have more significant impacts on the whole systems. In this dissertation, the spurs and harmonics from different sources such as truncation errors, limited DAC amplitude resolutions and non-ideal effects of DAC will be discussed.;Four fabricated silicons are implemented in SiGe BiCMOS technology and discussed in the dissertation, including three DDSs and one VFO. The first DDS is a 11-bit 8.6 GHz ROM-less DDS with 10-bit segmented sine-weighted DAC. The second one is a 9-bit 2.9 GHz ROM-less DDS with direct digital modulation capabilities. The last DDS is a 24-bit 5.0 GHz ROM-less DDS with direct digital modulation capabilities. Besides the DDS designs, an 8.7--13.8 GHz VFO, implemented by a transformer coupled current-controlled varactor-less oscillator with quadrature outputs, will be presented in this dissertation, too. Circuit and layout designs of DDS building blocks such as current mode logic (CML), pipeline accumulator, carry look-ahead adder/accumulator, ripple-carry adder/accumulator and segmented and non-segmented sine-weighted DAC are presented. The quadrature current-controlled oscillator (QCCO) is discussed as well as the design and implementation of the on-chip transformer.
机译:本文介绍了高速直接数字频率合成器(DDS)和变频振荡器(VFO)的设计与实现。 DDS是一种数字技术,用于现代通信系统中的频率合成,波形生成,传感器激励和数字调制/解调。 VFO可以单独用作DDS系统的参考时钟,也可以与其他锁相环(PLL)组件组合使用。DDS具有许多优势,包括精细的频率调谐分辨率,连续相位切换和精确匹配的正交信号。信号。 DDS可以直接在微波频率上生成和调制信号。高速DDS可以显着简化收发器架构。因此,可以大大降低无线电和雷达系统的成本。现代雷达和通信系统对GHz以上的超高速DDS提出了要求。这项研究提出了利用硅锗(SiGe)BiCMOS技术中的正弦加权数模转换器(DAC)设计超高速DDS芯片的工作,并使用VFO作为参考时钟。正弦加权DAC是超高速DDS设计所必需的,以克服常规DDS设计中ROM查找表(LUT)的速度限制。正弦加权DAC代替ROM LUT和线性DAC来执行相位至幅度转换(PAC)以及数模转换。设计并实现了分段正弦加权DAC以实现10位幅度分辨率;由于正弦加权DAC的代码相关和频率相关的非理想影响,DDS输出的有害谐波和杂散更加明显对整个系统的影响。本文将讨论截断误差,有限的DAC幅度分辨率和DAC的非理想效应等不同来源的杂散和谐波。本文用SiGe BiCMOS技术实现了四种硅的制备,包括三个DDS。和一个VFO。第一个DDS是具有10位分段正弦加权DAC的11位8.6 GHz无ROM DDS。第二个是具有直接数字调制功能的9位2.9 GHz无ROM DDS。最后一个DDS是具有直接数字调制功能的24位5.0 GHz无ROM DDS。除DDS设计外,本论文还将介绍由具有正交输出的变压器耦合电流控制无变容振荡器实现的8.7--13.8 GHz VFO。提出了DDS构件块的电路和布局设计,例如电流模式逻辑(CML),流水线累加器,携带超前加法器/累加器,脉动加法器/累加器以及分段和非分段正弦加权DAC。讨论了正交电流控制振荡器(QCCO)以及片上变压器的设计和实现。

著录项

  • 作者

    Geng, Xueyang.;

  • 作者单位

    Auburn University.;

  • 授予单位 Auburn University.;
  • 学科 Engineering Electronics and Electrical.;Engineering Computer.
  • 学位 Ph.D.
  • 年度 2010
  • 页码 117 p.
  • 总页数 117
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号