首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >High-Speed Low-Power Small-Area Accumulator Designs for Direct Digital Frequency Synthesizers
【24h】

High-Speed Low-Power Small-Area Accumulator Designs for Direct Digital Frequency Synthesizers

机译:直接数字频率合成器的高速低功耗小面积累加器设计

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents high-speed low-power small-area accumulator designs to be used in DDFS systems. To reduce the Numerically Controlled Oscillator (NCO) design complexity and size, only the most significant bits of the accumulator drive the phase to amplitude mapping block. Those bits need to be updated on every sampling clock, while the least significant bits of the accumulator are not visible to the rest of the DDFS design and can be updated less frequently, which motivated the development of new accumulator designs. Without performance degradation, the proposed designs relieve constraints in implementation, and hence they can be employed for GHz-range DDFS, reduce power consumption up to 82% compared to standard accumulator design, and minimize chip area. For further power reduction, the proposed designs place the phase modulation adder at the front of the accumulator.
机译:本文提出了用于DDFS系统的高速低功耗小面积累加器设计。为了降低数控振荡器(NCO)的设计复杂性和尺寸,只有累加器的最高有效位驱动相位到幅度映射模块。这些位需要在每个采样时钟上进行更新,而累加器的最低有效位在DDFS设计的其余部分中不可见,并且可以更不频繁地更新,这促使开发了新的累加器设计。在不降低性能的前提下,所提出的设计减轻了实现方面的限制,因此它们可用于GHz范围的DDFS,与标准累加器设计相比,可将功耗降低多达82%,并将芯片面积最小化。为了进一步降低功耗,建议的设计将相位调制加法器置于累加器的前端。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号