首页> 外文会议>International Conference on Advanced Design and Manufacturing Engineering >A Novel Two-level Instruction Issue Window Based on VLIW Architecture
【24h】

A Novel Two-level Instruction Issue Window Based on VLIW Architecture

机译:基于VLIW架构的新型两级指令问题窗口

获取原文

摘要

Instruction compression technique overcomes the drawbacks of traditional VLIW architectures with low density in the instruction cache. However, the separated long instruction word was arranged into two cache line. It comes to be a bottleneck problem for VLIW architecture processor performance because these split long instruction word can not be fetched and issued simultaneously. A novel two-level instruction issue window mechanism is proposed in this paper. It solves the instruction fetch and issue problem in separating instruction words. It provides more effective and continuous instruction flow, and stores one iteration of the loop body to support software pipeline technique, which improves VLIW DSP processor performance effectively. Proposed machanism was synthesized to evaluate its overall costs, and the performance speedup result for DSP/IMG library bencharks using the cycle accurate simulator are presented.
机译:指令压缩技术克服了传统VLIW架构在指令缓存中具有低密度的缺点。但是,分离的长指令字被排列成两个高速缓存行。据VLIW架构处理器性能是一个瓶颈问题,因为这些拆分长指令字不能同时获取和发出。本文提出了一种新颖的两级指令问题窗口机制。它解决了分离指令字中的指令获取和发出问题。它提供更有效和连续的指令流,并存储循环体的一次迭代以支持软件管道技术,从而有效地提高了VLIW DSP处理器性能。已经合成了所提出的Machanism以评估其总成本,并提出了使用循环精确模拟器的DSP / IMG库托盘的性能加速结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号