首页> 外文会议>International Conference of Signal Processing, Communications and Networking >Technique for Minimizing Power Consumption in Array Multipliers through Input Vector Ordering
【24h】

Technique for Minimizing Power Consumption in Array Multipliers through Input Vector Ordering

机译:通过输入向量排序最小化阵列乘法器功耗的技术

获取原文

摘要

It is known that, excessive power dissipation can cause over heating, which reduces the life time of the chip and degrades the circuit performance. Local hot spots occur due to large instantaneous power dissipation. We propose a methodology based on re-ordering the input vectors to reduce the power dissipated in combinational circuits. Experimental results indicate that the proposed technique achieves reduction in average power, reduction in peak power and reduction in difference between maximum and minimum instantaneous power. In this paper, the results obtained by applying this technique to a specific circuit, an Array Multiplier are reported. As array multipliers are extensively used in Digital Signal Processing (DSP) applications, we feel that this technique will have far-reaching implications in the design of low power processors.
机译:众所周知,过度功耗可能导致加热,这减少了芯片的寿命并降低了电路性能。由于大的瞬时功耗,局部热点发生。我们提出了一种基于重新排序输入向量的方法,以减少组合电路中消散的功率。实验结果表明,该技术实现了平均功率降低,峰值功率降低,最大和最小瞬时功率之间的差异降低。本文报道了通过将该技术应用于特定电路,阵列乘数获得的结果。由于阵列乘法器广泛用于数字信号处理(DSP)应用中,我们认为这种技术将对低功率处理器的设计具有深远的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号