首页> 外文会议>International Conference of Signal Processing, Communications and Networking >A 1 GHz Pipelined Low Power Floating Point Arithmetic Unit with Modified Scheduling for High Speed Applications
【24h】

A 1 GHz Pipelined Low Power Floating Point Arithmetic Unit with Modified Scheduling for High Speed Applications

机译:一个1 GHz流水线低功耗浮点算术单元,具有用于高速应用的修改调度

获取原文

摘要

This paper proposes an architecture for a pipelined 1 GHz floating point arithmetic unit incorporated with the concept of modified dynamic scheduling which enables the unit to accept an input instruction every clock cycle until there is an output clash, in which case the outputs are sent out based on the first in first out concept. The architecture proposed has three independent functional units, which can be issued with instructions either one at a time using a small control word or in parallel using a large control word based on the dependency of input operations. The entire design has been simulated using Cadence NcSim. Synthesis and advanced flows such as low power, design for testability and multi Vt flows have been carried out with Cadence RTL compiler to ensure low power and maximum frequency of operation.
机译:本文提出了一种流水线1GHz浮点算术单元的架构,其包括修改的动态调度的概念,这使得单元能够接受每个时钟周期的输入指令,直到存在输出冲突,在这种情况下,输出被淘汰在第一个概念中的第一个。建议的架构具有三个独立的功能单元,可以在使用小控制字或基于输入操作的依赖性使用小控制字或并行地发出一个指令。使用Cadence NCSIM模拟了整个设计。诸如低功耗的合成和先进流程,可测试性和多VT流程进行设计,Cadence RTL编译器已经进行了,以确保低功耗和最大操作频率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号