【24h】

2010 VIX: A Router Architecture for Priority-Aware Networks-on-Chip

机译:2010 VIX:用于优先感知网络的路由器架构

获取原文

摘要

In future many-core chip multiprocessors (CMPs) and systems-on-chips (SoCs) architectures, networks-on-chip (NoC) will be one of the most critical components. In CMPs and SoCs, multiple applications will be executed concurrently and they interfere each other. Thus, packet conflicts will be caused in the NoC. Priority control is required in such environments, because each application has different bandwidth requirements and causes different traffic patterns of the packets. Unfortunately priority control degrades network performance and significantly increases the area of a priority-aware on-chip router.This paper proposes a router architecture for priority-aware NoCs in order to mitigate the performance and area overheads due to the priority control. We implement the proposed router architecture using a 90nm process technology. The synthesis result shows no critical path overhead and drastic reduction of the router area. The simulation result on a 8-ary 2-mesh network shows that the average latency of higher priority packets is reduced at the near saturation point.
机译:在未来的许多核心芯片多处理器(CMP)和系统上芯片(SOCS)架构中,芯片上的网络(NOC)将是最关键的组件之一。在CMPS和SOC中,将同时执行多个应用程序,并且它们互相干扰。因此,将在NOC中引起数据包冲突。在此类环境中需要优先级控制,因为每个应用程序具有不同的带宽要求并导致数据包的不同流量模式。遗憾的是,优先控制降低网络性能并显着增加了优先级感知的片上路由器的区域。这篇论文提出了一种用于优先级感知NOC的路由器架构,以便减轻由于优先级控制而降低性能和面积开销。我们使用90nm过程技术实现所提出的路由器架构。合成结果显示了路由器区域的临界路径开销和急剧减少。 8- ary 2-网状网络上的仿真结果表明,近饱和点的较高优先级分组的平均延迟降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号