首页> 外文期刊>Computers & Digital Techniques, IET >eXtended Torus routing algorithm for networks-on-chip: a routing algorithm for dynamically reconfigurable networks-on-chip
【24h】

eXtended Torus routing algorithm for networks-on-chip: a routing algorithm for dynamically reconfigurable networks-on-chip

机译:片上网络的扩展Torus路由算法:动态可重新配置片上网络的路由算法

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a novel routing algorithm called eXtended Torus routing algorithm for networks-on-chip (XTRANC) which supports topologyies based on a variable number and size of inner-torus building blocks. The inner-tori partition a traditional mesh network into an arbitrary number of sub-networks to increase the mesh performance. The sub-networks can generate non-regular global topologies which are also supported by the XTRANC algorithm. XTRANC is especially suitable for dynamically reconfigurable networks mapped to commercial FPGAs in which additional links are added to the mesh topology at run-time to reduce congestion depending on application behaviour and resource availability. XTRANC allows the insertion of links as requested by different parts of the application without centralized control and this research shows that despite this dynamic behaviour the routing algorithm remains deadlock free.
机译:本文提出了一种新颖的路由算法,称为片上网络(XTRANC)的扩展环面路由算法(XTRANC),该算法支持基于可变内层构造块的数量和大小的拓扑。内部网将传统的网格网络划分为任意数量的子网,以提高网格性能。子网可以生成XTRANC算法也支持的非常规全局拓扑。 XTRANC特别适用于映射到商用FPGA的动态可重配置网络,其中在运行时将额外的链接添加到网状拓扑中,以减少拥塞,具体取决于应用程序行为和资源可用性。 XTRANC允许根据应用程序不同部分的请求插入链接而无需集中控制,并且这项研究表明,尽管具有这种动态行为,路由算法仍保持无死锁状态。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号