首页> 外文会议>IEEE International Conference on Computer Design >A low-jitter phase-locked resonant clock generation and distribution scheme
【24h】

A low-jitter phase-locked resonant clock generation and distribution scheme

机译:低抖动锁相谐振钟出成和分配方案

获取原文

摘要

Clock distribution networks have traditionally been optimized to minimize end-to-end delay of the distribution network. However, since most digital ICs have an on-chip PLL, a more relevant design goal is to minimize cycle-to-cycle jitter. In this paper, we present a novel low-jitter phase-locked clock generation and distribution methodology which uses resonant standing wave oscillators (SWOs). In contrast to traveling wave oscillator rings (TWOs or “rotary” clocks), our SWO achieves the same phase at every point in the ring, making it amenable to a synchronous design methodology. The standing wave oscillator is controlled by coarse as well as fine tuning. Coarse tuning is achieved by varying the ring inductance, while fine tuning is accomplished by varying the ring capacitance. Clock distribution is done by routing the resonant ring chip-wide in a “comb” like manner. Experimental results demonstrate that the cycle-to-cycle jitter and skew of our approach is dramatically lower than existing schemes, while the power consumption is significantly lower as well. These benefits occur due to the resonant nature of our SWO-based clock generation and distribution approach.
机译:传统上已经优化了时钟分配网络以最小化分配网络的端到端延迟。然而,由于大多数数字IC具有片上PLL,因此更相关的设计目标是最小化循环到周期的抖动。在本文中,我们提出了一种新颖的低抖动锁相时钟生成和分配方法,其使用谐振驻波振荡器(SWOS)。与旅行波振荡器环(TWO或“旋转的”钟表)相比,我们的SWO在环中的各个点处实现相同的相位,使其适用于同步设计方法。驻波振荡器由粗调和微调控制。通过改变环电感来实现粗调,而通过改变环电容来实现微调。时钟分布是通过以“梳状”的方式路由谐振环芯片越来越多的方式来完成。实验结果表明,我们的方法的循环到周期抖动和歪斜显着低于现有方案,而功耗也明显较低。由于我们的基于SWO的钟表生成和分配方法的共振性,这些益处发生。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号