首页> 外文会议>International Conference on VLSI Design >A novel approach to minimizing reconfiguration cost for LUT-based FPGAs
【24h】

A novel approach to minimizing reconfiguration cost for LUT-based FPGAs

机译:一种最小化基于LUT的FPGA的重新配置成本的新方法

获取原文

摘要

This paper proposes a novel approach to reducing the size of FPGA reconfiguration bits reams by fixing appropriate orders for LUT inputs. With such LUT input orders, memory locations that need to be altered during partial reconfiguration are relocated into common frames. We present a novel problem formulation that relates the number of frames (that need to be downloaded into FPGAs) to the number of minterms of a specially constructed logic function. A heuristic procedure is developed to solve the formulated problem in polynomial time. The proposed methodology is validated by experiments conducted on Xilinx Virtex FPGA platform. Considerable reduction on the size of reconfiguration bitstreams have been observed from our experimental results.
机译:本文通过修复LUT输入的适当订单,提出了一种降低FPGA重新配置位阵容的新方法。通过这种LUT输入订单,需要在部分重新配置期间更改的存储器位置被重新分成公共帧。我们提出了一种新的问题制定,其将帧数(需要下载到FPGA中)到特殊构造的逻辑功能的Minterms数量。开发了一种启发式程序,以解决多项式时间中的配制问题。通过在Xilinx Virtex FPGA平台上进行的实验验证所提出的方法。从我们的实验结果中观察到重新配置比特流的大小的相当大。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号