首页> 外文会议>Great lakes symposium on VLSI >VLSI Implementation of a Non-Linear Feedback Shift Register for High-Speed Cryptography Applications
【24h】

VLSI Implementation of a Non-Linear Feedback Shift Register for High-Speed Cryptography Applications

机译:VLSI实现高速加密应用的非线性反馈移位寄存器

获取原文

摘要

For secure high data-rate communications, fast key generation algorithms are crucial. In this paper, we present a VLSI implementation of a Non-Linear Feedback Shift Register (NLFSR) for cryptography applications. Unlike existing cryptographic key generation techniques, our NLFSR generates multiple (64 in our implementation) key bits in each clock cycle. This enables its use in secure, high speed communications. Our NLFSR is implemented using a plurality (3 in our implementation) of LFSRs. The outputs of 64 bits from each LFSR are combined using 64 encoded majority functions, where the majority function used for any bit is changed at every clock cycle. We demonstrate that our NLFSR can generate keys which may be used for OC-768 optical fiber communication, which operates at 40 Gbps. The keys from our NLFSR pass all the tests in the NIST suite, which is a defacto benchmark used in industry to evaluate the quality of ciphers.
机译:对于安全的高数据速率通信,快速键生成算法至关重要。在本文中,我们介绍了用于加密应用的非线性反馈移位寄存器(NLFSR)的VLSI实现。与现有的加密密钥生成技术不同,我们的NLFSR在每个时钟周期中生成多个(64个)键位。这使其能够在安全,高速通信中使用。我们的NLFSR是使用LFSR的多个(33中的)实现的。每个LFSR的64位输出使用64个编码的多数函数组合,其中在每个时钟周期中改变了任何位的多数函数。我们证明我们的NLFSR可以生成可用于OC-768光纤通信的键,其在40 Gbps处运行。我们的NLFSR中的钥匙在NIST套件中传递所有测试,这是在工业中使用的Defacto基准,以评估密码的质量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号