首页> 外文会议>International Symposium on VLSI Design, Automation and Test >Static and Dynamic Test Power Reduction in Scan-Based Testing
【24h】

Static and Dynamic Test Power Reduction in Scan-Based Testing

机译:基于扫描测试的静态和动态测试功率降低

获取原文

摘要

Static power due to leakage current will become a major source of power consumption in the nanometer technology era. In this paper, we propose a simple yet effective technique to reduce both static and dynamic power consumption in the scan test process. The leakage current is restrained by selecting a good primary input vector to control the paths of leakage current during the scan shift process, and this vector can also be used to reduce dynamic power. However, the reverse is not always true. A heuristic algorithm is presented to find such vectors. The proposed method is simulated by SPICE with BPTM 22nm transistor model, and the results show that on the average 15% total power reduction is achievable by the proposed method.
机译:由于漏电流引起的静电将成为纳米技术时代的功耗的主要来源。在本文中,我们提出了一种简单但有效的技术,可以减少扫描测试过程中的静态和动态功耗。通过选择良好的主输入载体来控制漏电流以控制扫描换档过程中的漏电流路径,并且该向量也可用于降低动态功率。但是,反向并不总是如此。提出了一种启发式算法来查找此类向量。所提出的方法是用BPTM 22NM晶体管模型的香料模拟的,结果表明,通过该方法可以实现平均的15%总功率降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号