首页> 外文会议>International Conference on VLSI Design;International Conference on Embedded Systems Design >A Recursive Model for Smooth Approximation to Wirelength and Its Impact on Analytical Placement
【24h】

A Recursive Model for Smooth Approximation to Wirelength and Its Impact on Analytical Placement

机译:平滑逼近线长的递归模型及其对分析位置的影响

获取原文

摘要

Analytical placement engines use half-perimeter wire length (HPWL) of the circuit as an objective function to place blocks optimally within a chip. Inspired by popularly used log sum-exp (LSE) wire length model [6], ABS wire length model [5] and weighted average (WA) wire length model [3], we propose a new recursive wire length model for HPWL, providing smooth approximation to the max function. We show that the accuracy of the new model is better than that of LSE, WA and ABS wire length models, both theoretically and experimentally. When deployed inside an analytical engine, we show that our model provides more than 12% reduction in wire length compared to LSE at the expense of 50% more runtime. We also observed that the proposed model and the existing iterative models differ in their impact on the relative effort that has to be put in at the global placement vs. The detailed placement phase.
机译:分析放置引擎将电路的半周线长(HPWL)作为目标函数,以将块最佳地放置在芯片中。受普遍使用的对数和-exp(LSE)线长模型[6],ABS线长模型[5]和加权平均(WA)线长模型[3]的启发,我们为HPWL提出了一种新的递归线长模型,最大函数的平滑近似。我们从理论上和实验上都表明,新模型的精度优于LSE,WA和ABS线长模型。当在分析引擎中部署时,我们证明了与LSE相比,我们的模型可将导线长度减少12%以上,而运行时间却增加了50%。我们还观察到,建议的模型和现有的迭代模型对在全局布局与详细布局阶段必须投入的相对工作量的影响是不同的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号