首页> 外文会议>International Conference on Advances in Computer Enterntainment Technology >Design Method for Constant Power Consumption of Differential Logic Circuits
【24h】

Design Method for Constant Power Consumption of Differential Logic Circuits

机译:差分逻辑电路的恒定功耗设计方法

获取原文

摘要

Side channel attacks are a major security concern for smart cards and other embedded devices. They analyze the variations on the power consumption to find the secret key of the encryption algorithm implemented within the security IC. To address this issue, logic gates that have a constant power dissipation independent of the input signals, are used in security ICs. This paper presents a design methodology to create fully connected differential pull down networks. Fully connected differential pull down networks are transistor networks that for any complementary input combination connect all the internal nodes of the network to one of the external nodes of the network. They are memoryless and for that reason have a constant load capacitance and power consumption. This type of networks is used in specialized logic gates to guarantee a constant contribution of the internal nodes into the total power consumption of the logic gate.
机译:边道攻击是智能卡和其他嵌入式设备的主要安全问题。他们分析功耗的变化,以找到在安全IC内实施的加密算法的秘密密钥。为了解决这个问题,安全IC中使用了与输入信号无关的,具有恒定功耗的逻辑门。本文提出了一种创建完全连接的差分下拉网络的设计方法。完全连接的差分下拉网络是晶体管网络,对于任何互补的输入组合,该网络都将网络的所有内部节点连接到网络的外部节点之一。它们是无记忆的,因此具有恒定的负载电容和功耗。在专用逻辑门中使用这种类型的网络,以确保内部节点对逻辑门的总功耗的恒定贡献。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号