首页> 外文会议>Conference on Photon Counting Applications, Quantum Optics, and Quantum Cryptography >ASIC for high-speed-gating and free running operation of SPADs
【24h】

ASIC for high-speed-gating and free running operation of SPADs

机译:用于高速门控的ASIC和侧面的自由运行

获取原文

摘要

Single photon detection at telecom wavelengths is of importance in many industrial applications ranging from quantum cryptography, quantum optics, optical time domain reflectometry, non-invasive testing of VLSI circuits, eye-safe LIDAR to laser ranging. In practical applications, the combination of an InGaAs/InP APD with an appropriate electronic circuit still stands as the best solution in comparison with emerging technologies such as superconducting single photon detectors, MCP-PMTs for the near IR or up-conversion technique. An ASIC dedicated to the operation of InGaAs/InP APDs in both gated mode and free-running mode is presented. The 1.6mm2 chip is fabricated in a CMOS technology. It combines a gate generator, a voltage limiter, a fast comparator, a precise timing circuit for the gate signal processing and an output stage. A pulse amplitude of up to +7V can be achieved, which allows the operation of commercially available APDs at a single photon detection probability larger than 25% at 1.55&mgr;m. The avalanche quenching process is extremely fast, thus reducing the afterpulsing effects. The packaging of the diode in close proximity with the quenching circuit enables high speed gating at frequencies larger than 10MHz. The reduced connection lengths combined with impedance adaptation technique provide excellent gate quality, free of oscillations or bumps. The excess bias voltage is thus constant over the gate width leading to a stable single photon detection probability and timing resolution. The CMOS integration guarantees long-term stability, reliability and compactness.
机译:电信波长的单光子检测在许多工业应用中,从量子密码,量子光学,光学时域反射测量,VLSI电路的非侵入式测试,对激光测距的无侵入性测试。在实际应用中,与适当的电子电路的INGAAS / INP APD的组合仍然是与诸如超导单光子探测器,用于近IR或上转换技术的超导单光子检测器,MCP-PMTS等新兴技术的最佳解决方案。提出了一种致力于在两个门控模式和自由运行模式下操作IngaAs / InP APD的ASIC。 1.6mm2芯片以CMOS技术制造。它结合了栅极发生器,电压限制器,快速比较器,用于栅极信号处理的精确定时电路和输出级。可以实现高达+ 7V的脉冲幅度,这允许在1.55&MGR的单个光子检测概率下以大于25%的单个光子检测概率操作。雪崩淬火过程非常快,从而减少了后脉冲效应。与淬火电路紧密接近的二极管的包装使得能够在大于10MHz的频率下的高速栅。减小的连接长度与阻抗适配技术相结合,提供出色的栅极质量,不含振动或凸块。因此,过量偏置电压在栅极宽度上恒定导致稳定的单光子检测概率和定时分辨率。 CMOS集成保证了长期稳定性,可靠性和紧凑性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号