首页> 外文会议>IEEE International Symposium on On-Line Testing and Robust System Design >Temporal Redundancy Latch-based Architecture for Soft Error Mitigation
【24h】

Temporal Redundancy Latch-based Architecture for Soft Error Mitigation

机译:基于时间冗余锁存的架构,用于软错误缓解

获取原文

摘要

Current transients caused by energetic particle strikes are a serious threat for digital circuits in aerospace applications. Such single-event transients (SETs) can corrupt the circuit state, with possibly devastating consequences. Although it is possible to protect circuits with spatial redundancy techniques, the area and power overhead is high. Therefore aerospace circuits would benefit from adopting temporal redundancy instead, but existing solutions prioritize performance over reliability. Our proposed temporal redundancy latch-based architecture (TRLA) is a standard cell, static CMOS temporal redundancy technique, with area savings of 26%, power savings of 46%, and 14% faster circuit operation compared to triple modular redundancy (TMR).
机译:由能量粒子撞击引起的电流瞬变是航空航天应用中的数字电路的严重威胁。这种单事件瞬态(集)可能会破坏电路状态,具有可能毁灭的后果。尽管可以通过空间冗余技术保护电路,但是该区域和电源开销高。因此,航空航天电路将受益于采用时间冗余,但现有的解决方案优先考虑可靠性的性能。我们提出的基于时间冗余锁存的架构(TRLA)是标准电池,静态CMOS时间冗余技术,面积节省26%,节能为46%,电路运行的功率节省46%,与三重模块化冗余(TMR)相比,电路操作更快14%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号