首页> 外文会议>IEEE Radio and Wireless Symposium >14.4mW 10Gbps CMOS limiting amplifier with local DC offset cancellers
【24h】

14.4mW 10Gbps CMOS limiting amplifier with local DC offset cancellers

机译:具有本地DC偏移消除器的14.4mW 10Gbps CMOS限幅放大器

获取原文

摘要

A low-power limiting amplifier (LA) with DC offset cancellers (DCOCs) using local feedback loops is presented for D-band wireless transceivers. The number of cascaded stages of amplifiers is set to minimize the gain-bandwidth product (GBW) of each amplifier that has the required bandwidth to realize low power dissipation. The capacitance used in each DCOC is reduced by the local feedback loops. In addition, the area used by the capacitors in each DCOC is reduced by arranging metal-oxide-metal (MOM) capacitors on MOS capacitors. Moreover, a push-pull-type topology using only NMOSs is used as an output buffer to reduce the power dissipation. Furthermore, an inductive peaking technique is used for amplifiers to realize a large bandwidth. The proposed LA has been fabricated by a 40nm CMOS process. It has a differential voltage gain of 45dB, a bandwidth of approximately 6.5GHz, a power dissipation of 14.4mW, and a circuit area of 0.15mm2. It can operate with a data rate of 10Gbps.
机译:针对D波段无线收发器,提出了一种使用本地反馈环路的带有DC抵消器(DCOC)的低功率限制放大器(LA)。设置放大器级联级数以使每个放大器的增益带宽乘积(GBW)最小,该放大器具有实现低功耗所需的带宽。每个DCOC中使用的电容通过本地反馈环路降低。另外,通过将金属氧化物金属(MOM)电容器布置在MOS电容器上,可以减少每个DCOC中电容器使用的面积。此外,仅使用NMOS的推挽式拓扑被用作输出缓冲器,以减少功耗。此外,电感峰值技术被用于放大器以实现大带宽。拟议的LA已通过40nm CMOS工艺制造。它的差分电压增益为45dB,带宽约为6.5GHz,功耗为14.4mW,电路面积为0.15mm 2 。它可以以10Gbps的数据速率运行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号