首页> 外国专利> Applying parametric test patterns for high pin count ASICs on low pin count testers

Applying parametric test patterns for high pin count ASICs on low pin count testers

机译:在低引脚数测试仪上为高引脚数ASIC应用参数测试模式

摘要

Disclosed is an integrated circuit chip test apparatus that has a module test fixture having contact pads that are adapted to make contact with signal input/output pins on an integrated circuit chip being tested. An intermediate banking box is connected to the module text fixture and a tester is connected to the intermediate banking box. The tester includes at least one bank of channels there are more pins on the integrated circuit chip than there are channels in the tester. The intermediate banking box includes switches that are connected between the contact pads and the channels. The switches are adapted to selectively connect a subset of the contact pads to the channels to connect the tester to a subset of pins, thereby allowing the tester to test a portion of the integrated circuit that corresponds to the subset of pins.
机译:公开了一种集成电路芯片测试装置,其具有模块测试夹具,该模块测试夹具具有适于与被测试的集成电路芯片上的信号输入/输出引脚进行接触的接触垫。中间存储盒连接到模块文本夹具,测试仪连接到中间存储盒。该测试仪包括至少一组通道,集成电路芯片上的引脚数比测试仪中的通道数更多。中间储物箱包括连接在接触垫和通道之间的开关。开关适于将接触垫的子集选择性地连接到通道,以将测试仪连接到引脚的子集,从而允许测试仪测试集成电路的与引脚子集相对应的一部分。

著录项

  • 公开/公告号US6847203B1

    专利类型

  • 公开/公告日2005-01-25

    原文格式PDF

  • 申请/专利权人 DENNIS R. CONTI;JOHN LAFFERTY;

    申请/专利号US20030604230

  • 发明设计人 JOHN LAFFERTY;DENNIS R. CONTI;

    申请日2003-07-02

  • 分类号G01R3126;

  • 国家 US

  • 入库时间 2022-08-21 22:19:42

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号