首页> 外国专利> LAYOUT DESIGN SYSTEM OF SEMICONDUCTOR IC DEVICE, LAYOUT DESIGN METHOD OF SEMICONDUCTOR IC DEVICE AND COMPUTER-READABLE RECORDING MEDIUM ON WHICH PROGRAMS FOR ALLOWING COMPUTER TO EXECUTE RESPECTIVE MEANS IN THE SYSTEM OR RESPECTIVE STEPS IN THE METHOD ARE RECORDED

LAYOUT DESIGN SYSTEM OF SEMICONDUCTOR IC DEVICE, LAYOUT DESIGN METHOD OF SEMICONDUCTOR IC DEVICE AND COMPUTER-READABLE RECORDING MEDIUM ON WHICH PROGRAMS FOR ALLOWING COMPUTER TO EXECUTE RESPECTIVE MEANS IN THE SYSTEM OR RESPECTIVE STEPS IN THE METHOD ARE RECORDED

机译:记录了半导体集成电路的布局设计系统,半导体集成电路的布局设计方法和计算机可读记录介质,该程序允许计算机执行系统中的特定装置或方法中的特定步骤

摘要

A floor plan and a cell layout in each of a plurality of blocks are designed. A clock tree is generated in such a manner that the clock skew in each lower level block is minimum. Placement position of a root clock driver and information about an area where the cells can be placed are given to the upper level block. An average delay value of delay values from the root clock driver to a distal buffer is obtained for each block. A flock tree is generated based on these information in such a manner that the clock skew between the higher level block is minimum. If a buffer is newly generated, then its placement position is adjusted based on the cell layout of the lower level block. Wire is distributed in the lower and then in the higher level blocks.
机译:设计了多个块中的每个块中的平面图和单元布局。以这样的方式生成时钟树,使得每个较低级块中的时钟偏移最小。根时钟驱动器的放置位置和有关可以放置单元的区域的信息被提供给上一级块。对于每个块,获得从根时钟驱动器到远端缓冲器的延迟值的平均延迟值。基于这些信息,以使高层块之间的时钟偏移最小的方式生成群树。如果新生成了缓冲区,则根据较低级别块的单元布局来调整其放置位置。导线分布在较低的块中,然后分布在较高的块中。

著录项

  • 公开/公告号KR100664474B1

    专利类型

  • 公开/公告日2007-01-04

    原文格式PDF

  • 申请/专利权人

    申请/专利号KR20000016417

  • 发明设计人 가미야야스오;

    申请日2000-03-30

  • 分类号H01L27/04;

  • 国家 KR

  • 入库时间 2022-08-21 20:33:15

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号