...
首页> 外文期刊>EURASIP journal on advances in signal processing >APRON: A Cellular Processor Array Simulation and Hardware Design Tool
【24h】

APRON: A Cellular Processor Array Simulation and Hardware Design Tool

机译:APRON:蜂窝处理器阵列仿真和硬件设计工具

获取原文
获取原文并翻译 | 示例
           

摘要

We present a software environment for the efficient simulation of cellular processor arrays (CPAs). This software (APRON) is used to explore algorithms that are designed for massively parallel fine-grained processor arrays, topographic multilayer neural networks, vision chips with SIMD processor arrays, and related architectures. The software uses a highly optimised core combined with a flexible compiler to provide the user with tools for the design of new processor array hardware architectures and the emulation of existing devices. We present performance benchmarks for the software processor array implemented on standard commodity microprocessors. APRON can be configured to use additional processing hardware if necessary and can be used as a complete graphical user interface and development environment for new or existing CPA systems, allowing more users to develop algorithms for CPA systems.
机译:我们提出了一种用于高效仿真蜂窝处理器阵列(CPA)的软件环境。该软件(APRON)用于探索为大规模并行细粒度处理器阵列,地形多层神经网络,带有SIMD处理器阵列的视觉芯片以及相关架构而设计的算法。该软件使用高度优化的内核以及灵活的编译器,为用户提供了用于设计新处理器阵列硬件体系结构和仿真现有设备的工具。我们提供了在标准商用微处理器上实现的软件处理器阵列的性能基准。如果需要,可以将APRON配置为使用其他处理硬件,并且可以将其用作新的或现有CPA系统的完整图形用户界面和开发环境,从而允许更多用户开发CPA系统的算法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号