【24h】

Skew-Aware Polarity Assignment in Clock Tree

机译:时钟树中的偏斜感知极性分配

获取原文
获取原文并翻译 | 示例
           

摘要

In modern sequential VLSI designs, clock tree plays an important role in synchronizing different components in a chip. To reduce peak current and power/ground noises caused by clock network, assigning different signal polarities to clock buffers is proposed in previous work. Although peak current and power/ground noises are minimized by signal polarities assignment, an assignment without timing information may increase the clock skew significantly. As a result, a timing-aware signal polarities assigning technique is necessary. In this article, we propose a novel signal polarities assigning technique which can not only reduce peak current and power/ground noises simultaneously but also render the clock skew in control. The experimental result shows that the clock skew produced by our algorithm is 94% of original clock skew in average while the clock skews produced by three algorithms (Partition, MST, Matching) in the absence of post clock tuning steps in the previous work are 235%, 272%, and 283%, respectively. Moreover, our algorithm is as efficient as the three algorithms of the previous work in reducing peak current and power/ground noises.
机译:在现代顺序VLSI设计中,时钟树在同步芯片中的不同组件方面起着重要作用。为了减少由时钟网络引起的峰值电流和电源/接地噪声,在先前的工作中建议为时钟缓冲器分配不同的信号极性。尽管通过信号极性分配将峰值电流和电源/地噪声降至最低,但没有时序信息的分配可能会大大增加时钟偏斜。结果,需要定时感知信号极性分配技术。在本文中,我们提出了一种新颖的信号极性分配技术,该技术不仅可以同时降低峰值电流和电源/地噪声,而且还可以控制时钟偏斜。实验结果表明,我们的算法产生的时钟偏斜平均为原始时钟偏斜的94%,而在先前工作中没有后时钟调整步骤的情况下,三种算法(分区,MST,匹配)产生的时钟偏斜为235。 %,272%和283%。而且,我们的算法在减少峰值电流和电源/地噪声方面与先前工作的三种算法一样有效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号