...
【24h】

Synthesis of Skewed Logic Circuits

机译:偏斜逻辑电路的综合

获取原文
获取原文并翻译 | 示例
           

摘要

Skewed logic circuits belong to a noise-tolerant high-performance static circuit family. Skewed logic circuits can achieve performance comparable to that of Domino logic circuits but with much lower power consumption. Two factors contribute to the reduction in power. First, by exploiting the static nature of skewed logic circuits, we can alleviate the cost of logic duplication which is typically required to overcome the logic reconvergence problem in both Domino logic and skewed logic circuits. Second, a selective clocking scheme can be applied to a skewed logic circuit to reduce the clock load and hence, clock power. In this article, we propose a two-step synthesis scheme of skewed logic circuits. In the first step, an integer linear programming-based approach is presented to overcome the logic reconvergence problem in skewed logic circuits with minimal logic duplication cost. In the second step, a dynamic programming-based heuristic is applied to achieve an optimal selective clocking scheme. Experimental results show that the average power saving of skewed logic circuits over Domino logic circuits is 41.1%.
机译:偏斜逻辑电路属于耐噪声高性能静态电路系列。偏斜的逻辑电路可以实现与Domino逻辑电路相当的性能,但功耗要低得多。有两个因素导致功率降低。首先,通过利用倾斜逻辑电路的静态特性,我们可以减轻逻辑复制的成本,这通常是克服Domino逻辑和倾斜逻辑电路中的逻辑重新收敛问题所需的。其次,可以将选择性时钟方案应用于偏斜逻辑电路,以减少时钟负载,从而减少时钟功率。在本文中,我们提出了偏斜逻辑电路的两步综合方案。第一步,提出了一种基于整数线性规划的方法,以最小的逻辑复制成本克服了偏斜逻辑电路中的逻辑收敛问题。第二步,应用基于动态编程的启发式方法来实现最佳选择时钟方案。实验结果表明,相对于Domino逻辑电路,偏斜逻辑电路的平均节能量为41.1%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号