...
首页> 外文期刊>Computers and Electrical Engineering >Design and verification of an efficient WISHBONE-based network interface for network on chip
【24h】

Design and verification of an efficient WISHBONE-based network interface for network on chip

机译:设计和验证高效的基于WISHBONE的片上网络接口

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, a generic asynchronous First In First Out (FIFO) based WISHBONE compatible plug and play Network Interface (NI) for Network on Chip (NoC) is designed and verified. Four different types of encoded asynchronous FIFOs namely binary, Gray, one-hot and Johnson are designed and analyzed. It is found that Gray-code asynchronous FIFO is the best to handle the asynchronous clock domain issues in NI. The control signals of the WISHBONE bus wrappers from/to asynchronous FIFOs and packing/unpacking modules are asserted concurrently at the same rising edge of the respective router and IP clocks to reduce the latency. The same NI has been utilized for transferring data between synchronous as well as asynchronous clock domains irrespective of clock frequency and phase differences. The proposed NI ensures the seamless high data throughput between the routers and IP cores with minimal latency, higher throughput, higher speed and utilized lesser area compared to the existing design.
机译:在本文中,设计并验证了基于通用异步先进先出(FIFO)的WISHBONE兼容即插即用网络接口(NIC)网络接口(NI)。设计并分析了四种不同类型的编码异步FIFO,即二进制,Gray,one-hot和Johnson。发现格雷码异步FIFO是处理NI中异步时钟域问题的最佳方法。来自/去往异步FIFO和打包/拆包模块的WISHBONE总线包装器的控制信号在相应路由器和IP时钟的同一上升沿同时声明,以减少延迟。相同的NI已被用于在同步和异步时钟域之间传输数据,而与时钟频率和相位差无关。与现有设计相比,拟议的NI可确保路由器和IP内核之间的无缝高数据吞吐量,并具有最小的延迟,更高的吞吐量,更高的速度以及更少的占用面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号