...
首页> 外文期刊>Journal of systems architecture >ACTion: Combining logic synthesis and technology mapping for MUX-based FPGAs
【24h】

ACTion: Combining logic synthesis and technology mapping for MUX-based FPGAs

机译:ACTion:将基于MUX的FPGA的逻辑综合与技术映射相结合

获取原文
获取原文并翻译 | 示例
           

摘要

Technology mapping for Multiplexor (MUX) based field programmable gate arrays (FPGAs) has widely been considered. Here, a new algorithm is proposed that applies techniques from logic synthesis during technology mapping, i.e., the target technology is considered in the minimization process. Binary decision diagrams (BDDs) are used as an underlying data structure combining both structural and functional properties. The algorithm uses local don't cares obtained by a greedy algorithm. To evaluate a netlist, a fast technology mapper is used. Since most of the changes to a netlist are local, re-mapping can also be done locally, allowing a fast but reliable evaluation after each modification. Both area and delay minimization are addressed in this paper. We compare the approach to several previously published algorithms. In most cases these results can be further improved. Compared to SIS, an improvement of 23% for area and 18% for delay can be observed on average.
机译:基于复用器(MUX)的现场可编程门阵列(FPGA)的技术映射已被广泛考虑。这里,提出了一种新算法,该新算法在技术映射期间应用来自逻辑综合的技术,即在最小化过程中考虑目标技术。二进制决策图(BDD)用作组合结构和功能属性的基础数据结构。该算法使用贪婪算法获得的本地无关位。为了评估网表,使用了快速技术映射器。由于对网表所做的大多数更改都是本地的,因此也可以在本地进行重新映射,从而在每次修改后都可以进行快速但可靠的评估。本文讨论了面积最小化和延迟最小化。我们将该方法与几种先前发布的算法进行了比较。在大多数情况下,可以进一步改善这些结果。与SIS相比,平均面积可提高23%,延迟可提高18%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号