...
首页> 外文期刊>VLSI Design >An Efficient Multi-Core SIMD Implementation for H.264/AVC Encoder
【24h】

An Efficient Multi-Core SIMD Implementation for H.264/AVC Encoder

机译:H.264 / AVC编码器的高效多核SIMD实现

获取原文
获取原文并翻译 | 示例
           

摘要

The optimization process of a H.264/AVC encoder on three different architectures is presented. The architectures are multi-and singlecore and SIMD instruction sets have different vector registers size. The need of code optimization is fundamental when addressing HD resolutions with real-time constraints. The encoder is subdivided in functional modules in order to better understand where the optimization is a key factor and to evaluate in details the performance improvement. Common issues in both partitioning a video encoder into parallel architectures and SIMD optimization are described, and author solutions are presented for all the architectures. Besides showing efficient video encoder implementations, one of the main purposes of this paper is to discuss how the characteristics of different architectures and different set of SIMD instructions can impact on the target application performance. Results about the achieved speedup are provided in order to compare the different implementations and evaluate the more suitable solutions for present and next generation video-coding algorithms.
机译:提出了在三种不同架构上的H.264 / AVC编码器的优化过程。该体系结构是多核和单核的,并且SIMD指令集具有不同的向量寄存器大小。解决具有实时限制的高清分辨率时,代码优化的需求至关重要。编码器细分为功能模块,以便更好地了解优化是关键因素,并详细评估性能改进。描述了将视频编码器分为并行架构和SIMD优化方面的常见问题,并为所有架构提供了作者解决方案。除了显示有效的视频编码器实现方式之外,本文的主要目的之一是讨论不同体系结构和不同SIMD指令集的特征如何影响目标应用程序性能。提供了有关已实现加速的结果,以便比较不同的实现并评估当前和下一代视频编码算法的更合适的解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号